Titelangaben
Quadt, Daniel ; Kuhn, Heinrich:
Production planning in semiconductor assembly.
In: Papadopoulos, Chrissoleon T. (Hrsg.) Proceedings of the Fourth Aegean International Conference on "Analysis of Manufacturing Systems". -
Samos, Greece, 2003. - S. 181-189
Volltext
Link zum Volltext (externe URL): http://www.icsd.aegean.gr/aic2003/Papers/Kuhn.pdf |
Kurzfassung/Abstract
The semiconductor manufacturing process usually consists of four main production stages: wafer fabrication, probe, assembly, and final test. This paper considers the lot-sizing and scheduling problem in the assembly stages. A hierarchical solution approach is outlined with focus on the first of three suggested phases, namely the bottleneck lot-sizing and scheduling phase. The approach integrates back-ordering, setup carry-over and parallel machines. A single-stage lot-sizing and scheduling problem on the bottleneck stage on product family level is solved using a new solution procedure. Core of the solution procedure is a new mixed integer programming (MIP) model that works with integer instead of binary variables. The model is embedded in a period-by-period heuristic to generate a solution to the original problem.
Weitere Angaben
Publikationsform: | Aufsatz in einem Buch |
---|---|
Schlagwörter: | semiconductor back-end, flexible flow-line, lot-sizing and scheduling, hierarchical planning |
Institutionen der Universität: | Wirtschaftswissenschaftliche Fakultät > Betriebswirtschaftslehre > ABWL, Supply Chain Management & Operations |
Titel an der KU entstanden: | Ja |
KU.edoc-ID: | 3727 |
Letzte Änderung: 20. Aug 2012 14:36
URL zu dieser Anzeige: https://edoc.ku.de/id/eprint/3727/